## **Journal Paper** ### Worst-case Stall Analysis for Multicore Architectures with Two Memory Controllers (Artifact) Muhammad Ali Awan Pedro Souto Konstantinos Bletsas Benny Akesson Eduardo Tovar **CISTER-TR-181107** ## Worst-case Stall Analysis for Multicore Architectures with Two Memory Controllers (Artifact) Muhammad Ali Awan, Pedro Souto, Konstantinos Bletsas, Benny Akesson, Eduardo Tovar \*CISTER Research Centre Polytechnic Institute of Porto (ISEP-IPP) Rua Dr. António Bernardino de Almeida, 431 4200-072 Porto Portugal Tel.: +351.22.8340509, Fax: +351.22.8321159 E-mail: http://www.cister.isep.ipp.pt #### **Abstract** This artifact demonstrates the performance of the proposed worst-case memory stall analysis for a memory-regulated multicore with two memory controllers. The memory stall analysis is implemented in Java along with five different stall-cognisant bandwidth-to-core and task-to-core assignment heuristics. It evaluates the performance of these heuristics in terms of schedulability via experiments with synthetic task sets capturing different system characteristics. It also quantifies the cost in terms of extra stall for letting all cores benefit from the memory space offered by both controllers on the given multicore platform. # Worst-case Stall Analysis for Multicore Architectures with Two Memory Controllers (Artifact)\* #### Muhammad Ali Awan CISTER Research Centre and ISEP, Porto, Portugal muaan@isep.ipp.pt https://orcid.org/0000-0001-5817-2284 #### Pedro F. Souto University of Porto, Faculty of Engineering and CISTER Research Centre, Porto, Portugal pfs@fe.up.pt https://orcid.org/0000-0002-0822-3423 #### Konstantinos Bletsas CISTER Research Centre and ISEP, Porto, Portugal ksbs@isep.ipp.pt (b) https://orcid.org/0000-0002-3640-0239 #### Benny Akesson Embedded Systems Innovation, Eindhoven, the Netherlands benny. <br/>akesson@tno.nl https://orcid.org/0000-0003-2949-2080 #### Eduardo Tovar CISTER Research Centre and ISEP, Porto, Portugal emt@isep.ipp.pt https://orcid.org/0000-0001-8979-3876 #### — Abstract - This artifact demonstrates the performance of the proposed worst-case memory stall analysis for a memory-regulated multicore with two memory controllers. The memory stall analysis is implemented in Java along with five different stallcognisant bandwidth-to-core and task-to-core assignment heuristics. It evaluates the performance of these heuristics in terms of schedulability via experiments with synthetic task sets capturing different system characteristics. It also quantifies the cost in terms of extra stall for letting all cores benefit from the memory space offered by both controllers on the given multicore platform. 2012 ACM Subject Classification Computer systems organization $\rightarrow$ Real-time systems, Computer systems organization $\rightarrow$ Real-time operating systems, Computer systems organization $\rightarrow$ Real-time system architecture Keywords and phrases multiple memory controllers, memory regulation, multicore Digital Object Identifier 10.4230/DARTS.4.2.5 Related Article Muhammad Ali Awan, Pedro F. Souto, Konstantinos Bletsas, Benny Akesson, and Eduardo Tovar, "Worst-case Stall Analysis for Multicore Architectures with Two Memory Controllers", in Proceedings of the 30th Euromicro Conference on Real-Time Systems (ECRTS 2018), LIPIcs, Vol. 106, pp. 2:1–2:23, 2018. http://dx.doi.org/10.4230/LIPIcs.ECRTS.2018.2 Related Conference 30th Euromicro Conference on Real-Time Systems (ECRTS 2018), July 3–6, 2018, Barcelona, Spain <sup>\*</sup> This work was partially supported by National Funds through FCT (Portuguese Foundation for Science and Technology), within the CISTER Research Unit (CEC/04234). #### 5:2 Worst-case Stall Analysis for Multicore Architectures w. Two Memory Controllers (Art.) #### 1 Scope The artifact allows to repeat and replicate the experiments with different system configurations. The provided tool can be reused and extended for further improvements in this line of work. This artifact demonstrates that worst-case memory stall analyses for single-memory-controller multicores with memory regulation are unsafe if applied to multicores with multiple memory controllers. It explores the performance of five different stall-cognisant bandwidth-to-core and task-to-core allocation heuristics (each specialising in optimising processing capacity and/or memory bandwidth) in terms of schedulability ratio with synthetic workload capturing variety of system characteristics. It further shows that the proposed memory-fit heuristic performs well if bandwidth is scarce. The even and uneven heuristics are suitable for balanced systems, while greedy-fit and humble-fit are handy for compute-intensive systems. The artifact also highlights the performance implications of having fully shared memory controllers vs. partitioning the controllers to different cores, in cases when the latter arrangement would be viable from the application perspective (i.e., no data sharing across memory domains). #### 2 Content The artifact package includes: - Super shell script - Shell script wrapper - Java tool - Matlab scripts The super shell script invokes several shell script wrappers, which in turn runs the Java tool and provides its required inputs. The Java tool implements our proposed algorithms (given in ECRTS paper) and generates the output data for the given set of inputs. All the scripts invoked by the super shell script complete their execution with output files. These output files are used by the Matlab script to analyse the data and generate results. #### **3** Getting the artifact The artifact endorsed by the Artifact Evaluation Committee is available free of charge on the Dagstuhl Research Online Publication Server (DROPS). In addition, the artifact is also available at: https://drive.google.com/file/d/1y\_mu10rRjHwS0JStRoVzEx7NiSky5m3F/view?usp=sharing. #### 4 Tested platforms This artifact requires two software tools: a) Java (JDK) and c) Matlab. It can be configured both on Linux or Windows operating system. #### 5 License The artifact is available under GNU General Public License (GPL), Version 2.0 (https://www.gnu.org/licenses/gpl-2.0.html) #### 6 MD5 sum of the artifact 8dfb457b3b359cb07fa51904d24c27cc **7** Size of the artifact $1.62~\mathrm{MB}$